diff options
author | Uwe Hermann <uwe@hermann-uwe.de> | 2012-03-29 22:31:58 +0200 |
---|---|---|
committer | Uwe Hermann <uwe@hermann-uwe.de> | 2012-03-29 22:31:58 +0200 |
commit | 01e11948c0816f05849c772304154b4741f15c47 (patch) | |
tree | 0eadaec7d47e3197d53c3b7370ce48522ab0f672 /i2s/2ch-16bit-16khz/README | |
parent | fb21eed8341bf0c1063d3dce03d1da980e555bbe (diff) | |
download | sigrok-dumps-01e11948c0816f05849c772304154b4741f15c47.tar.gz sigrok-dumps-01e11948c0816f05849c772304154b4741f15c47.zip |
i2s/2ch-16bit-16khz: Drop trailing whitespace.
Diffstat (limited to 'i2s/2ch-16bit-16khz/README')
-rw-r--r-- | i2s/2ch-16bit-16khz/README | 3 |
1 files changed, 2 insertions, 1 deletions
diff --git a/i2s/2ch-16bit-16khz/README b/i2s/2ch-16bit-16khz/README index 2c24397..5403a16 100644 --- a/i2s/2ch-16bit-16khz/README +++ b/i2s/2ch-16bit-16khz/README @@ -8,7 +8,7 @@ shipping forecast through one channel, and the other channel disconnected. Logic analyzer setup -------------------- -The logic analyzer used for capturing was a EE Electronics ESLA201A at a +The logic analyzer used for capturing was a EE Electronics ESLA201A at a sample rate of 16MHz. The logic analyzer probes were connected to the I2S pins like this: @@ -17,3 +17,4 @@ pins like this: 0 Clock 1 Frame Select 2 Data + |