diff options
author | Soeren Apel <soeren@apelpie.net> | 2020-03-26 16:02:36 +0100 |
---|---|---|
committer | Soeren Apel <soeren@apelpie.net> | 2021-02-13 22:40:15 +0100 |
commit | 9b6c0354ce4bab15c524928f2c0059f1df543ad9 (patch) | |
tree | 9d94b8a23dd2167cf7dd52a2f716b90032f458b2 /decoders/tca6408a/pd.py | |
parent | 460e6cfa5d45c8d2ba0f5be1235ab31d4ec9508b (diff) | |
download | libsigrokdecode-9b6c0354ce4bab15c524928f2c0059f1df543ad9.tar.gz libsigrokdecode-9b6c0354ce4bab15c524928f2c0059f1df543ad9.zip |
pca9571/tca6408a: Rework logic output
For now, libsigrokdecode clients expect to receive a 1:1 number of
input samples to logic output samples, along with a logic output
samplerate equal to the PD's input sample rate
Diffstat (limited to 'decoders/tca6408a/pd.py')
-rw-r--r-- | decoders/tca6408a/pd.py | 18 |
1 files changed, 13 insertions, 5 deletions
diff --git a/decoders/tca6408a/pd.py b/decoders/tca6408a/pd.py index fdfebed..01c4e6d 100644 --- a/decoders/tca6408a/pd.py +++ b/decoders/tca6408a/pd.py @@ -56,7 +56,11 @@ class Decoder(srd.Decoder): def reset(self): self.state = 'IDLE' self.chip = -1 - self.ss_logic = -1 + + self.logic_es = 1 + self.logic_data = [] + for i in range(NUM_OUTPUT_CHANNELS): + self.logic_data.append(bytes([1])) def start(self): self.out_ann = self.register(srd.OUTPUT_ANN) @@ -65,8 +69,11 @@ class Decoder(srd.Decoder): def putx(self, data): self.put(self.ss, self.es, self.out_ann, data) - def putl(self, data): - self.put(self.ss_logic, self.ss_logic, self.out_logic, data) + def put_logic_states(self): + if (self.es > self.logic_es): + for i in range(NUM_OUTPUT_CHANNELS): + self.put(self.logic_es, self.es, self.out_logic, [i, self.logic_data[i]]) + self.logic_es = self.es def handle_reg_0x00(self, b): self.putx([1, ['State of inputs: %02X' % b]]) @@ -74,10 +81,9 @@ class Decoder(srd.Decoder): def handle_reg_0x01(self, b): self.putx([1, ['Outputs set: %02X' % b]]) - self.ss_logic = self.ss for i in range(NUM_OUTPUT_CHANNELS): bit = (b & (1 << i)) != 0 - self.putl([i, bytes([bit])]) + self.logic_data[i] = bytes([bit]) def handle_reg_0x02(self, b): self.putx([1, ['Polarity inverted: %02X' % b]]) @@ -107,6 +113,8 @@ class Decoder(srd.Decoder): # Store the start/end samples of this I²C packet. self.ss, self.es = ss, es + self.put_logic_states() + # State machine. if self.state == 'IDLE': # Wait for an I²C START condition. |