summaryrefslogtreecommitdiff
path: root/decoders/ltc242x/pd.py
blob: 27ae5b99a23e82591c12cec78395b7f59b377fb8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
##
## This file is part of the libsigrokdecode project.
##
## Copyright (C) 2020 Analog Devices Inc.
##
## This program is free software; you can redistribute it and/or modify
## it under the terms of the GNU General Public License as published by
## the Free Software Foundation; either version 3 of the License, or
## (at your option) any later version.
##
## This program is distributed in the hope that it will be useful,
## but WITHOUT ANY WARRANTY; without even the implied warranty of
## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
## GNU General Public License for more details.
##
## You should have received a copy of the GNU General Public License
## along with this program; if not, see <http://www.gnu.org/licenses/>.
##

import sigrokdecode as srd

input_voltage_format = ['%.6fV', '%.2fV']

class Decoder(srd.Decoder):
    api_version = 3
    id = 'ltc242x'
    name = 'LTC242x'
    longname = 'Linear Technology LTC242x'
    desc = 'Linear Technology LTC2421/LTC2422 1-/2-channel 20-bit ADC.'
    license = 'gplv2+'
    inputs = ['spi']
    outputs = []
    tags = ['IC', 'Analog/digital']
    annotations = (
        ('ch0_voltage', 'CH0 voltage'),
        ('ch1_voltage', 'CH1 voltage'),
    )
    annotation_rows = (
        ('ch0_voltages', 'CH0 voltages', (0,)),
        ('ch1_voltages', 'CH1 voltages', (1,)),
    )
    options = (
        {'id': 'vref', 'desc': 'Reference voltage (V)', 'default': 1.5},
    )

    def __init__(self):
        self.reset()

    def reset(self):
        self.data = 0
        self.ss, self.es = 0, 0

    def start(self):
        self.out_ann = self.register(srd.OUTPUT_ANN)

    def handle_input_voltage(self, data):
        input_voltage = data & 0x3FFFFF
        input_voltage = -(2**21 - input_voltage)
        input_voltage = (input_voltage / 0xfffff) * self.options['vref']
        ann = []
        for format in input_voltage_format:
            ann.append(format % input_voltage)

        channel = (data & (1 << 22)) >> 22
        self.put(self.ss, self.es, self.out_ann, [channel, ann])

    def decode(self, ss, es, data):
        ptype = data[0]

        if ptype == 'CS-CHANGE':
            cs_old, cs_new = data[1:]
            if cs_old is not None and cs_old == 0 and cs_new == 1:
                self.es = es
                self.data >>= 1
                self.handle_input_voltage(self.data)

                self.data = 0
            elif cs_old is not None and cs_old == 1 and cs_new == 0:
                self.ss = ss

        elif ptype == 'BITS':
            miso = data[2]
            for bit in reversed(miso):
                self.data = self.data | bit[0]

                self.data <<= 1