summaryrefslogtreecommitdiff
path: root/decoders/ds1307
diff options
context:
space:
mode:
authorUwe Hermann <uwe@hermann-uwe.de>2020-01-01 16:27:20 +0100
committerUwe Hermann <uwe@hermann-uwe.de>2020-01-10 18:57:03 +0100
commit09d8bda971308222cc891bbc7ed9d0b839e1d17b (patch)
tree55eeb88da0be19e42ebcc059c443e50d400a7715 /decoders/ds1307
parentc5213e2632847750695bca0b3a97b5b03573435e (diff)
downloadlibsigrokdecode-09d8bda971308222cc891bbc7ed9d0b839e1d17b.tar.gz
libsigrokdecode-09d8bda971308222cc891bbc7ed9d0b839e1d17b.zip
ds1307: Consistently use _ instead of - for various IDs.
Diffstat (limited to 'decoders/ds1307')
-rw-r--r--decoders/ds1307/pd.py14
1 files changed, 7 insertions, 7 deletions
diff --git a/decoders/ds1307/pd.py b/decoders/ds1307/pd.py
index c6a2e34..920f125 100644
--- a/decoders/ds1307/pd.py
+++ b/decoders/ds1307/pd.py
@@ -47,8 +47,8 @@ rates = {
DS1307_I2C_ADDRESS = 0x68
def regs_and_bits():
- l = [('reg-' + r.lower(), r + ' register') for r in regs]
- l += [('bit-' + re.sub('\/| ', '-', b).lower(), b + ' bit') for b in bits]
+ l = [('reg_' + r.lower(), r + ' register') for r in regs]
+ l += [('bit_' + re.sub('\/| ', '_', b).lower(), b + ' bit') for b in bits]
return tuple(l)
class Decoder(srd.Decoder):
@@ -62,16 +62,16 @@ class Decoder(srd.Decoder):
outputs = []
tags = ['Clock/timing', 'IC']
annotations = regs_and_bits() + (
- ('read-datetime', 'Read date/time'),
- ('write-datetime', 'Write date/time'),
- ('reg-read', 'Register read'),
- ('reg-write', 'Register write'),
+ ('read_date_time', 'Read date/time'),
+ ('write_date_time', 'Write date/time'),
+ ('reg_read', 'Register read'),
+ ('reg_write', 'Register write'),
('warning', 'Warning'),
)
annotation_rows = (
('bits', 'Bits', tuple(range(9, 24))),
('regs', 'Registers', tuple(range(9))),
- ('date-time', 'Date/time', (24, 25, 26, 27)),
+ ('date_time', 'Date/time', (24, 25, 26, 27)),
('warnings', 'Warnings', (28,)),
)