From bfe7c79900a7321f332e333a592bbbd596090f3c Mon Sep 17 00:00:00 2001 From: Bart de Waal Date: Wed, 4 Mar 2015 00:19:53 +0100 Subject: Add a dump from a Modbus IO module --- uart/modbus_rtu/brainchild_io_16do/README | 37 +++++++++++++++++++++++++++++++ 1 file changed, 37 insertions(+) create mode 100644 uart/modbus_rtu/brainchild_io_16do/README (limited to 'uart/modbus_rtu/brainchild_io_16do/README') diff --git a/uart/modbus_rtu/brainchild_io_16do/README b/uart/modbus_rtu/brainchild_io_16do/README new file mode 100644 index 0000000..7238b97 --- /dev/null +++ b/uart/modbus_rtu/brainchild_io_16do/README @@ -0,0 +1,37 @@ +------------------------------------------------------------------------------- +Brainchild IO-16DO Modbus communication +------------------------------------------------------------------------------- + +This is a dump of Modbus data from a Brainchild IO-16DO module. + +It was connected to a PC using a Prolific USB-RS232 converter and a cheap +Chinese RS232-RS485 converter. + +Details: +http://www.brainchild.com.tw/en/2_1752_41579/product/16_digital_outputs_id147280.html + + +Logic analyzer setup +-------------------- + +The logic analyzer used was a Saleae Logic16 clone (at 1MHz). + +It was connected on the RS232 line. +The probes were connected through 10K resistors. + + Probe UART + ---------------- + 0 RX + 1 TX + + +Data +---- + +The sigrok command line used was: + + sigrok-cli -C 0,1 -c "samplerate=1 MHz" -d saleae-logic16 -o \ + brainchild-io-16do.sr --time 300ms + +The requests were sent with the included brainchild-io-16do-activity.py script. + -- cgit v1.2.3-70-g09d2